# Design of Vedic- multiplier using GDI logic with 32nm technology

# <sup>1</sup>Prof Ruckmani Divakaran, <sup>2</sup>Prof Mohana C, <sup>3</sup>Safna Firdous E K, <sup>4</sup>Sneha N, <sup>5</sup>Sujitha S Department of Electronics and Communication Engineering, Dr T Thimmaiah Institute of Technology

Abstract: This proposed project presents a 4 bit Vedic multiplier. The performance of the system basically works better if the performance of the multiplier is good. In today's digital time, Multiplier is one which consumes power at the same time speed of multiplier is playing very important aspects in this. Multiplier Optimization for area and delay both will play an important role. GDI (Gate Diffusion Input) - a new technique of low power digital circuit design is described. This technique allows reducing power, area and delay, while maintaining low complexity of logic design. Performance comparison with GDI, CMOS and TG is presented, with respect to the power, delay and area showing advantage and drawbacks of GDI as compared to other methods. A variety of logic gates have been implemented in 32nm technology to compare the GDI technique with CMOS and TG. Vedic mathematics is an old mathematics which is more effective than other mathematic procedures. Vedic maths is utilized as a part of numerous applications, for example, hypothesis of numbers, compound duplications, squaring, cubing, square root and solid shape root and so on. Absolutely there are sixteen sutras and 14 sub-sutras in Vedic maths. Among those sutras, just 3 sutras and 2 sub sutras are utilized for augmentation. Multiplier is a very important part of microprocessor as multiplication is performed continuously in all calculative procedures. Adders such as Carry Look-ahead Adder(CLA), Carry Skip Adder(CSA) and Ripple Carry Adder(RCA) are also having a role in the selection of adder units in the multiplier. Here all the three adders are designed using GDI logic.

**Keywords:** Gate Diffusion Input(GDI) Complementary Metal Oxide Semiconductor (CMOS), Transmission Gate (TG), Ripple Carry Adder(RCA), Carry Look Ahead(CLA), Carry Skip adder(CSA), Area, Delay.

# I. INTRODUCTION

Multipliers play an important role in today's digital signal processing and various other applications. In performance systems uses addition high and multiplication of two binary numbers is fundamental and most often used arithmetic operations. Statics that more than 70% instructions shows in microprocessor and most of DSP algorithms perform addition and multiplication. So, these operations overcome the execution time. That's why, there is need of high speed multiplier. The demand of high speed processing has been increasing as a result of expanding computer and signal processing applications. Low power consumption is also an important issue in multiplier design. To reduce significant power consumption it is good to reduce the number of operation thereby reducing dynamic power which is a major part of total power consumption so the need of

high speed and low power multiplier has increased. Designer mainly concentrates on high speed and low power efficient circuit design. The aim of a good multiplier is to provide a physically packed together, high speed and low power consumption unit

1.1 1.1

ы

#### A. Vedic Multiplier

Vedic mathematics is the name given to the ancient Indian system of mathematics that was rediscovered in early twentieth century. Vedic mathematics is mainly based on sixteen principles or word-formulae which are termed as Sutras. We discuss a possible application of Vedic mathematics to digital signal processing in the light of application of Vedic multiplication algorithm to digital multipliers. A simple digital multiplier (referred henceforth as Vedic multiplier) architecture based on the Urdhva Triyakbhyam (Vertically and Cross wise) Sutra is presented. This Sutra was traditionally used in ancient India for the multiplication of two decimal

gentle introduction of this Sutra, it is applied to the binary number system to make it useful in the digital hardware. The hardware architecture of the Vedic multiplier is presented and is shown to be very similar to that of the popular array multiplier. It is also equally likely that many such similar technical applications might come up from the storehouse of knowledge, Veda, if investigated properly.

Vedic mathematics is part of four Vedas (books of wisdom). It is part of Sthapatya Veda (book on civil engineering and architecture), which is an Upa-Veda (supplement) of Atharva Veda. It covers explanation of mathematical modern terms including several arithmetic, geometry (plane, co-ordinate), trigonometry, quadratic equations, factorization and even calculus. His Holiness Jagadguru Shankaracharya Bharati Krishna Teerthaji Maharaja (1884-1960) comprised all this work together and gave its mathematical explanation while discussing it for various applications. Swamhiji constructed 16 sutras (formulae) and 16 Upa sutras (sub formulae) after extensive research in Atharva Veda. The very word "Veda" has the derivational meaning i.e. the fountainhead and 1 1 1 1 1 illimitable storehouse of all knowledge. Vedic mathematics is the name given to the ancient system of mathematics or, to be precise a unique technique of calculations based on simple rules and principles with which many mathematical problems can be solved, be it arithmetic, algebra, geometry or trigonometry. The system is based on 16 Vedic sutras or aphorisms, which are actually word formulae describing natural ways of solving a whole range of mathematical problems. The beauty of Vedic mathematics lies in the fact that it reduces the otherwise cumbersome-looking calculations in conventional mathematics to a very simple one. This is so because the Vedic formulae are claimed to be based on the natural principles on which the human mind works. This is a very interesting field and presents some effective algorithms which can be applied to various branches of engineering such as computing and digital signal processing.

numbers in relatively less time. In this paper, after a Multiplication of two, 4 digit numbers with this method.

> Ex: the product of 1111 and 1111 using Triyakbhyam (vertically and crosswise) is given below:

Method for calculating the 1 1 1 1 x 1 1 1 1





# ANS for 1111 x 1111 = 1 2 3 4 3 2 1

This is the basic way for implementing 4 bit multiplication using Vedic (Urdhva Triyakbhyam sutra) but it is a complex way by increasing the bit size.

1 1

Answer for 2 bit multiplier is 121, by using 2 bit Example:

|   |          | 4        | 6 |               | $1 \ 0 \ 1 \ 1$                  |
|---|----------|----------|---|---------------|----------------------------------|
|   | X        | 3        | 3 |               | $\times 0110$                    |
|   |          | 1        | 8 | ← 3 × 6       | $0110 - 10 \times 11$            |
|   | 1        | <b>2</b> | × | $-3 \times 4$ | $0100   \leftarrow 10 \times 10$ |
|   | 1        | 8        | Х | ← 3 × 6       | 0011                             |
| 1 | <b>2</b> | ×        | X | ← 3 × 4       | $\underbrace{0010}_{\bullet}$    |
| 1 | 5        | 1        | 8 | :             | 0100010                          |

By using adders, we get the final result.



The dedicated multiplication circuit uses Full Adder's circuit to perform Carryout Multiplication. Hence the performance of multiplier also depends on the performance of the adder.

# Ripple Carry Adder(RCA)

Multiple full adder circuits can be cascaded in parallel to add an N-bit number. For an N- bit parallel adder, there must be N number of full adder circuits. A ripple carry adder is a logic circuit in which the carryout of each full adder is the carry in of the succeeding next most significant full adder. It is called a ripple carry adder because each carry bit gets rippled into the next stage. In a ripple carry adder the sum and carry out bits of any half adder stage is not valid until the carry in of that stage occurs. Propagation delays inside the logic circuitry is the reason behind this. Propagation delay is time elapsed between the application of an input and occurance of the corresponding output. Consider a NOT gate, When the input is "0" the output will be "1" and vice versa. The time taken for the NOT gate's output to become "0" after the application of logic "1" to the NOT gate's input is the propagation delay here. Similarly the carry propagation delay is the time elapsed between the application of the carry in signal and the occurance of the carry out (Cout) signal.



Fig. 1. 4-bit Ripple Carry Adder

# Carry Look-ahead Adder(CLA)

A carry look-ahead adder reduces the propagation delay by introducing more complex hardware. In this design, the ripple carry design is suitably transformed such that the carry logic over fixed groups of bits of the adder is reduced to two-level logic. The carry out bit of the last adder doesn't wait the carry bits of previous adder. Here, all the carry bits of each adder are produced at the same time. Hence, the propagation delay reduces compared to Ripple Carry Adder.



Fig. 2. 4-bit Carry Look-ahead Adder

# Carry Skip Adder(CSA)

A Carry Skip adder comes under the category of digital adders. In this the logic AND gate is used for the every stage of adder to check whether the carry is present or not. If not the carry bit is directly fed to the last stage of adder. By this, the carry need not to propagate through all the stages of adder in every sequence of input. A carry-skip adder (also known as

a carry-bypass adder) is an adder implementation that improves on the delay of a ripple-carry adder with little effort compared to other adders. The improvement of the worst-case delay is achieved by using several carry-skip adders to form a block-carryskip adder.



Fig. 3. 4-bit Carry Skip Adder

# II . METHODOLOGY

# A. Gate Diffusion Input(GDI) Logic:

GDI defines Gate Diffusion Input. Comparing to the structure of CMOS, GDI provides Drain and sources terminals also as input terminals. Due to this structure, we can design the structures using little number of transistors that's GDI implementation offers area efficiency comparing to other configurations. By this, we can reduce area and delay. Gate Diffusion Input (GDI) is a lowest power design technique which offers improved logic swing and less static power dissipation. Using this technique several logic functions can be implemented using less number of transistor counts. This method is suitable for design of fast, low-power circuits, using a reduced number of transistors (as compared to TG and CMOS). Here present new low power GDI technique and small silicon area of VLSI digital circuit as an alternative to complementary metal oxide semiconductor (CMOS) logic design.



Fig. 4. Modified GDI cell

Table 1:Different logic functions realization usingGDI cell

|            | N     | Р     | G | OUT                               | Function |
|------------|-------|-------|---|-----------------------------------|----------|
| $\sim$     | 0     | В     | Α | A <sup>l</sup> B                  | F1       |
| 1:1/~      | В     | 1     | A | A <sup>l</sup> +B                 | F2       |
|            | 1     | В     | Α | A+B                               | OR       |
|            | В     | 0     | Α | AB                                | AND      |
| 2011/07/12 | С     | В     | Α | A <sup>l</sup> B+AC               | MUX      |
|            | 0     | 1     | A | A <sup>1</sup>                    | NOT      |
|            | $B^1$ | В     | A | A <sup>l</sup> B+AB <sup>l</sup>  | XOR      |
|            | В     | $B^1$ | А | A <sup>l</sup> B <sup>l</sup> +AB | XNOR     |

This logic style suffered from some limitation such as non-full swing output voltage due to threshold drop which means that output either high or low deviate from VDD or GND by the threshold voltage for PMOS or NMOS. Modified GDI technique whereas the cell resembles the primitive cell of GDI. Modified GDI differs from primitive GDI by important difference, bulk terminals of PMOS and NMOS connected with VDD and GND, respectively. This logic style is suitable for fabrication in a standard CMOS process, as well realize improvement in output voltage, power and power delay product compared to basic GDI logic. Although the threshold drop problem, not fully resolved, and the output voltage still degrades.

# **B.** Block Diagram of Proposed Method

The tool used for simulation purpose is Tanner EDA tool version 13.0. S-Edit increases your design productivity while handling the most complex IC designs. This powerful environment supports fast, 64-bit rendering and cross-probing between schematic, layout, simulator and LVS reporting at net and device levels. Instances in the schematic are linked to simulation models for the designers choice of behavioural modelling from transistor level SPICE to HDL blocks (Verilog or VHDL). Out of the box, S-Edit is integrated with several analog transistor simulators and mixed signal simulation level platforms to suit the users needs. Tanner T-Spice simulation provides fast, accurate simulation for analog and analog/ mixed-signal (AMS) IC designs. T-Spice not only simulates circuits quickly and with a high degree of accuracy, but also is compatible with industry leading standards and integrates easily with the Tanner S-Edit schematic capture tool and Tanner Waveform Viewer. T-Spice includes improved accuracy with advanced modeling, multi-threading support, device state plotting, real-time waveform viewing and analysis, and a command wizard for simple SPICE syntax creation. T-Spice provides extensive support of behavioral models using Verilog-A, expression controlled sources and table-mode simulation. Behavioral models give you the flexibility to create customized models of virtually any device. T-Spice also supports the latest industry models, including BSIM4 and the Penn State Philips (PSP) model and T-Spice supports foundry extensions, including H-SPICE foundry extensions to models. Waveform Editor(W-Edit) **T-Spice** displays simulation output waveforms as they are being generated during simulation.



Fig. 5.Block Diagram of Vedic Multiplier using GDI logic

## **III IMPLEMENTATION**



# Fig. 6.Flow diagram of Vedic Multiplier using GDI logic

Install Tanner EDA tool. Tanner EDA provides a complete line of software solutions for the design, layout and verification of analog and mixed-signal (A/MS) integrated circuits (ICs). Tanner's solution consist of tools for schematic entry, circuit simulation, waveform probing, full-custom layout editing, placement and routing, netlist extraction, LVS and DRC verification. The boast over 30,000 users of their software. Tanner Designer is an analog verification management tool that tracks all simulations for a project. The tool displays simulation results in a convenient dashboard allowing the team to quickly see which blocks pass or fail specifications and to monitor verification progress. The tool is fully integrated with S-Edit, Analog Fast Spice (AFS), T-Spice, Eldo, and the Tanner Waveform Viewer. Initialize the libraries. Draw the schematic of vedic multiplier in the Schematic - Edit. The libraries should be imported before launching the S-Edit. Then to launch S-Edit, double-click on the S-Edit icon. Tanner S-Edit is an easy-to-use design environment for schematic capture and design entry. It gives you the power you need to handle your most complex mixed-signal IC design capture. S-Edit is tightly integrated with Tanner T-Spice, Analog Fast Spioce (AFS), or Eldo simulators, the Tanner L-Edit IC

layout tool, and the Calibre LVS and PEX tools. S-Edit helps you meet the demands of today's fastpaced market by optimizing your productivity and speeding your concepts to silicon. A faster design cycle gives you more flexibility in moving to an optimal solution, freeing up more time and resources for process corner validation. Check and view hierarchy, if no errors move to T - Spice.

Tanner T-Spice simulation provides fast, accurate simulation for analog and analog/ mixed-signal (AMS) IC designs. T-Spice not only simulates circuits quickly and with a high degree of accuracy, but also is compatible with industry leading standards and integrates easily with the Tanner S-Edit schematic capture tool and Tanner Waveform Viewer. T-Spice includes improved accuracy with advanced modelling, multi-threading support, device state plotting, realtime waveform viewing and analysis, and a command wizard for simple SPICE syntax creation. Insert the path. Type the code. Run the simulation. Output is viewed in the form of waveforms and numerical values interms of area, power and delay.



Fig. 7. Schematic of Vedic Multiplier using GDI logic

## IV RESULTS AND ANALYSIS



Fig. 8. Output Waveform of RCA using CMOS logic



# Fig. 9. Output of RCA in terms of area, delay and power using CMOS logic

# Ripple Carry Adder (CMOS logic)

Ripple Carry Adder using CMOS logic is implemented and output is viewed interms of waveform and numerical value. Fig. 8 shows the

www.swanirmanconsultancy.in

transient analysis of Ripple Carry Adder using CMOS logic interms of voltage (V) and time (ns), the voltage and time varies from 0 to 10. Fig. 9 shows the numerical values interms of area - 828 nm, power - $0.0356 \text{ X } 10^{-3} \text{ W}$ , delay  $- 0.4585 \text{ X } 10^{-9} \text{ sec}$ .

# Fig. 10. Output Waveform of CLA using CMOS

logic



```
Trigger = 1.0990e-008
Target = 1.1553e-008
```



www.swanirmanconsultancy.in

# Carry Look – ahead Adder (CMOS logic)

Carry Look - ahead Adder using CMOS logic is implemented and output is viewed interms of waveform and numerical value. Fig. 10 shows the transient analysis of Carry Look – ahead Adder using CMOS logic interms of voltage (V) and time (ns), the voltage and time varies from 0 to 10. Fig. 11 shows the numerical values interms of area - 1032 nm, power  $- 1.0563 \times 10^{-3} \text{ W}$ , delay  $- 0.5631 \times 10^{-9} \text{ sec.}$ 



Fig. 12. Output Waveform of CSA using CMOS logic

```
Device and node counts:

MOSFETs - 900

Power Results

vi0 from time 0 to le-007

Average power consumed -> 3.732282e-005 watts
```

delay = 4.6072e-010
Trigger = 1.0100e-008
Target = 1.0561e-008

# Fig. 13. Output of CSA in terms of area, delay and power using CMOS logic

# Carry Skip Adder (CMOS logic)

Carry Skip Adder using CMOS logic is implemented and output is viewed interms of waveform and numerical value. Fig. 12 shows the transient analysis of Carry Skip Adder using CMOS logic interms of voltage (V) and time (ns), the voltage and time varies from 0 to 10. Fig. 13 shows the numerical values interms of area – 900 nm, power – 0.0373 X  $10^{-3}$  W, delay – 0.4607 X  $10^{-9}$  sec.



# Fig. 15. Output of RCA in terms of area, delay and power using TG logic

# Ripple Carry Adder (TG logic)

Ripple Carry Adder using TG logic is implemented and output is viewed interms of waveform and numerical value. Fig. 14 shows the transient analysis of Ripple Carry Adder using CMOS logic interms of voltage (V) and time (ns), the voltage and time varies from 0 to 10. Fig. 15 shows the numerical values interms of area – 444 nm, power – 0.0265 X  $10^{-3}$  W, delay – 0.4175 X  $10^{-9}$  sec.



Fig. 16. Output Waveform of CLA using TG logic

www.swanirmanconsultancy.in

Fig. 14. Output Waveform of RCA using TG logic

Device and node counts: MOSFETs - 1104 Power Results vi0 from time 0 to le-007 Average power consumed -> 8.702566e-004 watts

delay = 3.7643e-011 Trigger = 1.0200e-008 Target = 1.0238e-008

# Fig. 17. Output of CLA in terms of area, delay and power using TG logic

## Carry Look – ahead Adder (TG logic)

Carry Look - ahead Adder using TG logic is implemented and output is viewed interms of waveform and numerical value. Fig. 16 shows the transient analysis of Carry Look - ahead Adder using CMOS logic interms of voltage (mV) and time (ns), the voltage and time varies from 0 to 10. Fig. 17 shows the numerical values interms of area - 1104 nm, power –  $0.8702 \times 10^{-3} \text{ W}$ , delay –  $0.0376 \times 10^{-9}$ sec.

| Device and node counts:<br>MOSFETS - 516                                                    |
|---------------------------------------------------------------------------------------------|
| Power Besults<br>vid from time 0 to 1e-007<br>Average power consumed -> 2.562118c-005 watto |
| MEASUREMENT RESULTS<br>delay = 1.6250c-010                                                  |
| Trigger = 1.0100e-008<br>Terget = 1.0563e-008                                               |

Fig. 19. Output of CSA in terms of area, delay and power using TG logic

# Carry Skip Adder (TG logic)

Carry Skip Adder using TG logic is implemented and output is viewed interms of waveform and numerical value. Fig. 18 shows the transient analysis of Carry Skip Adder using CMOS logic interms of voltage (mV) and time (ns), the voltage and time varies from 0 to 10. Fig. 19 shows the numerical values interms of area - 516 nm, power - 0.0296 X 10<sup>-3</sup> W, delay -0.4629 X 10<sup>-9</sup> sec.



Fig. 20. Output Waveform of RCA using GDI logic

www.swanirmanconsultancy.in

| Device and node counts:                                                                     | Device and node counts:                                                                                                  |
|---------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|
| MOSFETs = 206                                                                               | MOSFETs - 386                                                                                                            |
| Power Results<br>v10 from time 0 to le-007<br>Average power consumed -> 4.461289e-004 watts | Power Results<br>vi0 from time 0 to le-007<br>Average power consumed -> 7.793233e<br>Max power 1.277644e-003 at time 3.0 |

#### Measurement result summary delay = 3.7547e-010

# Fig. 21. Output of RCA in terms of area, delay and power using GDI logic

## Ripple Carry Adder (GDI logic)

Ripple Carry Adder using GDI logic is implemented and output is viewed interms of waveform and numerical value. Fig. 20 shows the transient analysis of Ripple Carry Adder using CMOS logic interms of voltage (mV) and time (ns), the voltage and time varies from 0 to 10. Fig. 21 shows the numerical values interms of area - 206 nm, power - 0.4461 X  $10^{-3}$  W, delay – 0.3754 X  $10^{-9}$  sec.

# -004 watts

Measurement result summary delay = 1.4872e-011

# Fig. 23. Output of CLA in terms of area, delay and power using GDI logic

#### Carry Look – ahead Adder (GDI logic)

Carry Look – ahead Adder using GDI logic is implemented and output is viewed interms of waveform and numerical value. Fig. 22 shows the transient analysis of Carry Look – ahead Adder using CMOS logic interms of voltage (mV) and time (ns), the voltage and time varies from 0 to 10. Fig. 23 shows the numerical values interms of area – 386 nm, power  $-0.7793 \times 10^{-3} \text{ W}$ , delay  $-0.0148 \times 10^{-9} \text{ sec.}$ 



Fig. 24. Output Waveform of CSA using GDI logic

www.swanirmanconsultancy.in

Device and node counts: MOSFETs = 278 Power Results vi0 from time 0 to 1e-007

Vio from time 0 to 10-007 Average power consumed -> 7.677320e-004 watts Max power 1.279141e-003 at time 3.07443e-008 Min power 5.790937e-004 at time 2.00888e-008

```
delay = not found
Trigger = 1.0100e-008
```

# Fig. 25. Output of CSA in terms of area, delay and power using GDI logic

# Carry Skip Adder (GDI logic)

Carry Skip Adder using GDI logic is implemented and output is viewed interms of waveform and numerical value. Fig. 24 shows the transient analysis of Carry Skip Adder using CMOS logic interms of voltage (mV) and time (ns), the voltage and time varies from 0 to 10. Fig. 25 shows the numerical values interms of area – 278 nm, power – 0.7677 X  $10^{-3}$  W, delay – 0 sec.

# Comparison Table CMOS Logic

| CINOD LOgic         |                 |                           |                           |  |
|---------------------|-----------------|---------------------------|---------------------------|--|
| VEDIC<br>MULTIPLIER | AREA in<br>(nm) | POWER in<br>(W)           | DELAY in (sec)            |  |
| RCA                 | 828             | 0.0356 X 10 <sup>-3</sup> | 0.4585 X 10 <sup>-9</sup> |  |
| CLA                 | 1032            | 1.0563 X 10 <sup>-3</sup> | 0.5631 X 10 <sup>-9</sup> |  |
| CSA                 | 900             | 0.0373 X 10 <sup>-3</sup> | 0.4607 X 10 <sup>-9</sup> |  |
|                     |                 | •                         |                           |  |

# TG Logic

| VEDIC<br>MULTIPLIE<br>R | AREA in<br>(nm) | POWER in<br>(W)               | DELAY in<br>(sec)         |
|-------------------------|-----------------|-------------------------------|---------------------------|
| RCA                     | 444             | 0.0265 X 10 <sup>-</sup><br>3 | 0.4175 X 10 <sup>-9</sup> |
| CLA                     | 1104            | 0.8702 X 10 <sup>-</sup><br>3 | 0.0376 X 10 <sup>-9</sup> |
| CSA                     | 516             | 0.0296 X 10 <sup>-</sup><br>3 | 0.4629 X 10 <sup>-9</sup> |

# **GDI** Logic

| VEDIC<br>MULTIPLIER | AREA in<br>(nm) | POWER in<br>(W)           | DELAY in (sec)            |
|---------------------|-----------------|---------------------------|---------------------------|
| RCA                 | 206             | 0.4461 X 10 <sup>-3</sup> | 0.3754 X 10 <sup>-9</sup> |
| CLA                 | 386             | 0.7793 X 10 <sup>-3</sup> | 0.0148 X 10 <sup>-9</sup> |
| CSA                 | 278             | 0.7677 X 10 <sup>-3</sup> | 0                         |

www.swanirmanconsultancy.in

# V CONCLUSION

Gate Diffusion Input is the VLSI technique to reduce the dynamic and static power dissipation in digital circuits. By using this technique various digital circuits can be designed with low transistor count as compare to CMOS designs which results in low power dissipation. GDI technique is power efficient technique for designing digital circuit that consumes less power as compare to most commonly used CMOS technique. GDI also has an advantage of minimum propagation delay, minimum area required and area 0f digital logic circuits.

# A. Conclusion

In this project 4-bit vedic multiplier using RCA adder, CLA adder and CSA adder using GDI technique has been compared with TG and CMOS technology to find out which occupies less area and delay. All the designs are simulated using Tanner EDA software with 32nm technology file. Simulation results show that that the proposed GDI based vedic multiplier offers less area and delay compared to both CMOS as well as TG based vedic multiplier designs. From the results it is observed that the area and delay is reduced area - 18% and delay - 34.92%.

# **B.** Future Scope

One of the most important hardware blocks in processors is the multiplier circuit module. Area, power, and delay rule as primary factors deciding VLSI design methodologies. The ancient system of Indian mathematics being the Vedic mathematics, rediscovered from the Vedas, is more simplified, faster and accurate as compared to normal multiplication methods. The primary advantage of gate-diffusion input (GDI) logic is helping in reduced transistor count. Hence, the combination of these approaches of Vedic multiplication implemented using GDI logic results in reduced propagation delay time, lower power consumption, and less silicon area. Multipliers are used in the building blocks of several processors. Conventional multiplication is time consuming and lengthy process, to overcome this the circuit designers must develop speedy multipliers.

Vedic multipliers can be utilized for high speed multiplication process. In designing of CMOS circuits an issue of area is always there, to reduce this Gate Diffusion Input (GDI) technique can be used. The GDI concept assit in reduction of Transistor Count (TC).

#### REFERENCES

[1] Sumit Vaidya and Deepak Dandekar, "Delay-Power Performance Comparision of Multipliers in VLSI circuit design", International Journal of Computer Networks & Communications (IJCNC), Vol.2, No.4, July 2010.

[2] M. Aguirre-Hernandez and M. Linares-Aranda, "CMOS Full-Adders for Energy-Efficient Arithmetic Applications", IEEE Transactions on Very Large Scale Integration (VLSI) Systems, vol. 19, no. 4, pp. 718–721, Apr. 2011.

[3] Y. Deodhe, S. Kakde and R. Deshmukh, "Design and Implementation of 8-Bit Vedic Multiplier Using CMOS Logic", 2013 International Conference on Machine Intelligence and Research Advancement, 2013, pp. 340-344.

[4] Gaurav Sharma, Arjun Singh Chauhan, Himanshu Joshi, Satish Kumar Alaria, "Delay Comparison of 4 by 4 Vedic Multiplier based on Different Adder Architectures using VHDL", International Journal of IT, Engineering and Applied Sciences Research (IJIEASR)-Volume 2, No. 6, June 2013.

[5] P. Bhattacharyya, B. Kundu, S. Ghosh, V. Kumar, and A. Dandapat, "Performance Analysis of a Low-Power High-Speed Hybrid 1-bit FullAdder Circuit", IEEE Transactions on Very Large Scale Integration (VLSI) Systems, vol. PP, no. 99, pp. 1–8, 2014.

[6] P. P. Patil and A. A. Hatkar, "Comparative analysis of 8 bit Carry Skip Adder using CMOS and PTL techniques with conventional MOSFET at 32 nanometer regime", 2016 IEEE 1st International Conference on Power Electronics, Intelligent Control and Energy Systems (ICPEICES), 2016, pp. 1-5.

[7] R. Kumari and R. Mehra, "Power and delay analysis of CMOS multipliers using Vedic algorithm", 2016 IEEE 1st International Conference on Power Electronics, Intelligent Control and Energy Systems (ICPEICES).

[8] J. Miao and S. Li, "A novel implementation of 4-bit carry look-ahead adder", 2017 International Conference on Electron Devices and Solid-State Circuits (EDSSC), 2017, pp. 1-2.

[9] Sanjay S. Chopade, Dinesh V. Padole, "Comparative Analysis of 4x4 Vedic and Conventional Multiplier with different Adders at 32 nm Technology", International Journal of Computer Applications (0975 – 8887) Volume 159 – No 3, pp. 24-34, February 2017.

[10] Akshay Savji and Shruti Oza, "Design and implementation of Vedic Multiplier", International Journal of Recent Technology and Engineering(IJRTE) ISSN:2277-3878, Volume-8 Issue-6, March 2020.

[11] V.Haribabu, O. Jyothirmai and T. Pranathi, "Design and Implementation of Ripple Carry Adder using Various CMOS Full Adder Circuits in 180nm and 130nm Technology", International Journal for Modern Trends in Science and Technology, March 2020.

[12] Swati T. Mestry, Swati V. Sankpal and Dattaprasad N. Golatkar, "Low Power High Performance 4 bit Vedic multiplier in 32nm", Conference: 2021 6th International Conference for Convergence in Technology (I2CT).

[13] Vijay Bhaskar Nittala, Anisha Bomma and M. Ramana Reddy, "Energy Efficient Approximate 8-bit Vedic Multiplier", IJRASET ISSN:2321-9653;IC Value:45.98;SJ Impact Factor:7.538, Sep 2022.

#### www.swanirmanconsultancy.in

Suniri